# CS8391

## 5.0 V/250 mA, 5.0 V/100 mA Micropower Low Dropout Regulator with ENABLE

The CS8391 is a precision, dual 5.0 V Micropower linear voltage regulator. The switched primary output ( $V_{OUT1}$ ) supplies up to 250 mA while the secondary ( $V_{OUT2}$ ) is capable of supplying 100 mA. Both outputs have a maximum dropout voltage of 600 mV and low reverse current. Quiescent current drain is typically 150  $\mu$ A when supplying 100  $\mu$ A from each output.

The ENABLE input provides logic level control of the primary output. With the primary output disabled, quiescent current drain is typically 100  $\mu$ A when supplying 100  $\mu$ A from the secondary output.

The CS8391 is extremely robust with protection provided for reverse battery, short circuit, and overtemperature on both outputs.

The CS8391 is available in a  $D^2PAK-5$ .

#### Features

- 5.0 V/250 mA Primary Output
- 5.0 V/100 mA Secondary Output
- 3.0% Tolerance, Both Outputs
- ON/OFF Control for Primary Output
- Low Quiescent Current Drain (100 µA V<sub>OUT2</sub>)
- Low Reverse Current
- Protection Features
  - Reverse Battery (-15 V)
  - Short Circuit
  - Overtemperature



#### **ORDERING INFORMATION\***

| Device      | Package              | Shipping <sup>†</sup> |
|-------------|----------------------|-----------------------|
| CS8391YDP5  | D <sup>2</sup> PAK–5 | 50 Units/Rail         |
| CS8391YDPR5 | D2PAK-5              | 750 Tape & Reel       |

\*Consult your local sales representative for SO–8, SO–16, DIP–8, DIP–16, TO–220 FIVE LEAD, and D<sup>2</sup>PAK 7–PIN packaging options.

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Block Diagram

#### **ABSOLUTE MAXIMUM RATINGS\***

| Rati                                       | ing                                                                                 | Value                | Unit     |
|--------------------------------------------|-------------------------------------------------------------------------------------|----------------------|----------|
| Input Voltage                              |                                                                                     | -15 to 45            | V        |
| Power Dissipation                          |                                                                                     | Internally Limited   | _        |
| Operating Temperature Range                |                                                                                     | -40 to +125          | °C       |
| Maximum Junction Temperature               |                                                                                     | -40 to +150          | °C       |
| Storage Temperature Range                  |                                                                                     | –55 to +150          | °C       |
| Electrostatic Discharge (Human Body Model) |                                                                                     | 4.0                  | kV       |
| Lead Temperature Soldering                 | Wave Solder (through hole styles only)(Note 1)<br>Reflow (SMD styles only) (Note 2) | 260 peak<br>230 peak | °C<br>°C |

1. 10 second maximum

2. 60 second maximum above 183°C

\*The maximum package power dissipation must be observed.

### CS8391

## **ELECTRICAL CHARACTERISTICS:** (6.0 V $\leq V_{IN} \leq 26$ V, $I_{OUT1} = I_{OUT2} = 100 \ \mu$ A, $-40^{\circ}C \leq T_C \leq 125^{\circ}C$ ,

| Characteristic                            | Test Conditions                                                                                                                    | Min      | Тур        | Max        | Unit     |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------------|----------|
| Primary Output Stage (V <sub>OUT1</sub> ) |                                                                                                                                    |          |            |            |          |
| Output Voltage, V <sub>OUT1</sub>         | $100 \ \mu A \leq I_{OUT1} \leq 250 \ mA$                                                                                          | 4.85     | 5.00       | 5.15       | V        |
| Dropout Voltage                           | I <sub>OUT1</sub> = 250 mA<br>I <sub>OUT1</sub> = 100 μA                                                                           |          | 400<br>100 | 600<br>150 | mV<br>mV |
| Line Regulation                           | $6.0 \text{ V} \leq \text{V}_{\text{IN}} \leq 26 \text{ V}$                                                                        | _        | 5.0        | 50         | mV       |
| Load Regulation                           | 1.0 mA $\leq I_{OUT1} \leq$ 250 mA, V $_{IN}$ = 14 V                                                                               | -        | 5.0        | 50         | mV       |
| Quiescent Current                         | ENABLE = HIGH, V <sub>IN</sub> = 16V, I <sub>OUT1</sub> = 250 mA                                                                   | -        | 22         | 50         | mA       |
| Ripple Rejection                          | f = 120 Hz, $I_{OUT1}$ = 125 mA, 7.0 V $\leq$ V <sub>IN</sub> $\leq$ 17 V                                                          | 60       | 70         | -          | dB       |
| Current Limit                             | -                                                                                                                                  | 260      | 400        | -          | mA       |
| Short Circuit Current Limit               | V <sub>OUT1</sub> = 0 V, V <sub>IN</sub> = 16 V                                                                                    | 25       | -          | -          | mA       |
| Reverse Current                           | V <sub>OUT1</sub> = 5.0 V, V <sub>IN</sub> = 0 V                                                                                   | _        | 100        | 1500       | μΑ       |
| Secondary Output (V <sub>OUT2</sub> )     |                                                                                                                                    |          |            |            |          |
| Output Voltage, (V <sub>OUT2</sub> )      | $100 \ \mu A \leq I_{OUT1} \leq 100 \ mA$                                                                                          | 4.85     | 5.00       | 5.15       | V        |
| Dropout Voltage                           | I <sub>OUT2</sub> = 100 mA<br>I <sub>OUT2</sub> = 100 μA                                                                           | _        | 400<br>100 | 600<br>150 | mV<br>mV |
| Line Regulation                           | $6.0 \text{ V} \le \text{V}_{\text{IN}} \le 26 \text{ V}$                                                                          | _        | 5.0        | 50         | mV       |
| Load Regulation                           | 100 $\mu$ A $\leq$ I <sub>OUT2</sub> $\leq$ 100 mA, V <sub>IN</sub> = 14 V                                                         | _        | 5.0        | 50         | mV       |
| Quiescent Current                         | ENABLE = LOW, $V_{IN}$ = 12.8 V<br>ENABLE = HIGH, $V_{IN}$ = 16 V, $I_{OUT2}$ = 100 mA                                             |          | 100<br>8.0 | 150<br>25  | μA<br>mA |
| Ripple Rejection                          | f = 120 Hz; $I_{OUT2}$ = 50 mA, 7.0 V $\leq$ V <sub>IN</sub> $\leq$ 17 V                                                           | 60       | 70         | -          | dB       |
| Current Limit                             | -                                                                                                                                  | 105      | 200        | -          | mA       |
| Short Circuit Current Limit               | V <sub>OUT2</sub> = 0 V, V <sub>IN</sub> = 16 V, I <sub>OUT1</sub> = 0 A                                                           | 25       | -          | -          | mA       |
| Reverse Current                           | V <sub>OUT2</sub> = 5.0 V, V <sub>IN</sub> = 0 V                                                                                   | -        | 100        | 250        | μΑ       |
| ENABLE Function (ENABLE)                  |                                                                                                                                    |          |            |            |          |
| Input Threshold                           | $\begin{array}{l} ENABLE = LOW, \ 7.0 \ V \leq V_{IN} \leq 26 \ V \\ ENABLE = HIGH, \ 7.0 \ V \leq V_{IN} \leq 26 \ V \end{array}$ | _<br>2.0 | 1.2<br>1.2 | 0.8        | V<br>V   |
| Input Bias Current                        | $0 V \le V_{ENABLE} \le 5.0 V$                                                                                                     | -2.0     | 0          | 2.0        | μΑ       |
| Protection Circuits                       |                                                                                                                                    | ·        | •          | •          |          |
| Overtemperature Threshold                 | Note 3                                                                                                                             | 150      | 180        | _          | °C       |

3. Guaranteed by design.

#### PACKAGE PIN DESCRIPTION

| PACKAGE LEAD #       |                   |                                                                                             |
|----------------------|-------------------|---------------------------------------------------------------------------------------------|
| D <sup>2</sup> PAK–5 | LEAD SYMBOL       | FUNCTION                                                                                    |
| 1                    | V <sub>IN</sub>   | Supply voltage to IC, usually direct from battery.                                          |
| 2                    | V <sub>OUT1</sub> | 5.0 V regulated output which is activated by ENABLE input.                                  |
| 3                    | GND               | Ground connection.                                                                          |
| 4                    | V <sub>OUT2</sub> | Standby output 5.0 V, 100 mA capability; always on.                                         |
| 5                    | ENABLE            | CMOS compatible input lead; switches $V_{OUT1}.$ When ENABLE is high, $V_{OUT1}$ is active. |

#### **DEFINITION OF TERMS**

**Current Limit** – Peak current that can be delivered to the output.

**Dropout Voltage** – The input–output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at 14 V input, dropout voltage is dependent upon load current and junction temperature.

**Input Output Differential** – The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate.

**Input Voltage** – The DC voltage applied to the input terminals with respect to ground.

**Line Regulation** – The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected.

**Load Regulation** – The change in output voltage for a change in load current at constant chip temperature.

**Long Term Stability** – Output voltage stability under accelerated life–test conditions after 1000 hours with maximum rated voltage and junction temperature.

**Quiescent Current** – The part of the positive input current that does not contribute to the positive load current, i.e., the regulator ground lead current.

**Ripple Rejection** – The ratio of the peak–to–peak input ripple voltage to the peak–to–peak output ripple voltage.

**Short Circuit Current Limit** – Peak current that can be delivered by the output when forced to 0 V.

**Temperature Stability of V\_{OUT}** – The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme.



Figure 2. Typical Circuit Waveform

#### **APPLICATION NOTES**

#### General

The CS8391 is a Micropower dual 5.0 V regulator. All bias required to operate the internal circuitry is derived from the standby output,  $V_{OUT2}$ . If this output experiences an over current situation and collapses, then  $V_{OUT1}$  will also collapse (see Figure 2).

If there is critical circuitry that must remain active under most conditions it should be connected to  $V_{OUT2}$ . Any circuitry that is likely to be subjected to a short circuit, e.g., circuitry outside the module, should be connected to  $V_{OUT1}$ .

#### **External Capacitors**

Output capacitors are required for stability with the CS8391. Without them, the regulator outputs will oscillate. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability.

Worst-case is determined at the minimum ambient temperature and maximum load expected.

Output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltages during brief conditions of negative input transients that might be characteristic of a particular system.

Capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to  $-40^{\circ}$ C, capacitors rated at that temperature must be used.

More information on capacitor selection for SMART REGULATOR®s is available in the SMART REGULATOR application note, "Compensation for Linear Regulators," document number SR003AN/D, available through the Literature Distribution Center or via our website at http://www.onsemi.com.

#### ENABLE

The ENABLE function controls  $V_{OUT1}$ . When ENABLE is high,  $V_{OUT1}$  is on. When ENABLE is low,  $V_{OUT1}$  is off.

## Calculating Power Dissipation in a Dual Output Linear Regulator

The maximum power dissipation for a dual output regulator (Figure 3) is

$$\label{eq:PD(max)} \begin{split} P_{D(max)} &= [V_{IN(max)} - V_{OUT1(min)}]I_{OUT1(max)} + \\ & [V_{IN(max)} - V_{OUT2(min)}]I_{OUT2(max)} + V_{IN(max)}I_{Q} \ (1) \end{split}$$

#### where:

 $V_{IN(max)}$  is the maximum input voltage,

 $V_{OUT1(min)}$  is the minimum output voltage from  $V_{OUT1}$ ,  $V_{OUT2(min)}$  is the minimum output voltage from  $V_{OUT2}$ ,

 $I_{OUT1(max)}$  is the maximum output current, for the application,

 $I_{OUT2(max)}$  is the maximum output current, for the application, and

 $I_Q$  is the quiescent current the regulator consumes at both  $I_{OUT1(max)}$  and  $I_{OUT2(max)}$ .

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\Theta}JA = \frac{150^{\circ}C - T_{A}}{P_{D}}$$
<sup>(2)</sup>

The value of  $R_{\theta JA}$  can be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C.

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required.



Figure 3. Dual Output Regulator With Key Performance Parameters Labeled.

#### **Heat Sinks**

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ :

$$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA}$$
(3)

where:

 $R_{\theta JC}$  = the junction-to-case thermal resistance,

 $R_{\theta CS}$  = the case-to-heat sink thermal resistance, and

 $R_{\theta SA}$  = the heat sink-to-ambient thermal resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.



\* C1 required if regulator is located far from power supply filter.

\*\* C2 and C3 required for stability. Capacitor must operate at minimum temperature expected during system operations.

Figure 4. Test & Application Circuit

#### CS8391

#### PACKAGE DIMENSIONS

D<sup>2</sup>PAK-5 DP SUFFIX CASE 936AC-01 ISSUE O

# For D<sup>2</sup>PAK Outline and Dimensions – Contact Factory

#### PACKAGE THERMAL DATA

| Parameter        |         | D <sup>2</sup> PAK-5 | Unit |
|------------------|---------|----------------------|------|
| R <sub>θJC</sub> | Typical | 2.4                  | °C/W |
| R <sub>0JA</sub> | Typical | 10–50*               | °C/W |

\* Depending on thermal properties of substrate. R<sub> $\theta$ JA</sub> = R<sub> $\theta$ JC</sub> + R<sub> $\theta$ CA</sub>

SMART REGULATOR is a registered trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.